# Ete 606 Digital Design 2

## Term Project Assignment

İbrahim Alper ÖLÜÇ 200503016 Computer Engineering

#### Introduction

This project covers a control unit of Mano's Computer. Mano's Computer consists of a datapath, which includes registers, bus, ALU(arithmetic logic unit), some flip-flops and display components and a control unit, which includes circuits for controlling datapath components.

#### **Design Assumptions**

This is a basic computer, therefore it has a basic control unit.

- The Control Unit has an 4x16 SC(Sequence Counter). This will be used for Timing Signals.
- A 3x8 Decoder, which is connected IR(12-14) bits, is used to distinguish instruction.
- IR(15) bit is used for indirect addressing.
- Inputs and Outputs are as shown in the following picture.



• For controlling the bus a 7-bit output is used. It is assumed that only 1 bit of it will be high(1) in a given time.



Same approach is used in AL\_OP output, only one bit is 1 in a given time. It indicates
operation in ALU. The order is as in the following picture.



#### Design Approach

The control unit is designed based on the Table of Control Functions and Microoperations of this basic computer. I analyzed the table component by component and decided the control gates of inputs such as load, incr, clear...

You can see the control equations below for almost all control inputs of datapath components by the order I made the circuit. I tried to make simplifications in some cases to decrease the number of gates.

- Sequence Counter(SC):
  - Enable: Start(S)
  - Clear: RT2 + T5(D0+D1+D2+D5) + T4(D3+D4) + T6D6 + D7T3
- T output is simply merged and given as an output after exiting the decoder. Same approach applied for D output.
- Bus selection:
  - o x1(AR): D4T4 + D5T5
  - $\circ$  x2(PC): R'T0 + RT0 + D5T4 = T0 + D5T4
  - o x3(DR): D2T5 + D6T6
  - o x4(AC): D3T4 + PB10
  - o x5(IR): R'T2
  - o x6(TR): RT1
  - $\circ$  x7(MEM): R'T1 + D7'IT3 + T4(D0 + D1 + D2 + D6)
- I Flip-Flop
  - I\_D: I(15)
  - I LD: R'T2
- R Flip-Flop
  - R\_J: T0'T1'T2'(IEN)(FGI+FGO)
  - o R K: RT2
- IEN Flip-Flop
  - o IEN\_J: pB7
  - IEN\_K: RT2 + pB6

- FGI, FGO Flip-Flops
  - o FGI\_K: pB11
  - o FGO\_K: pB10
- AR
  - o AR\_LD: R'(T0+T2) + D7'IT3
  - o AR\_INR: D5T4
  - o AR\_CLR: RT0
- MEM
  - o MEM\_READ:1
  - MEM\_WRİTE: RT1 + T4(D3+D5) + D6T6
- PC
  - o PC\_LD: D4T4 + D5T5
  - $\circ$  PC\_INCR: R'T1 + RT2 + D6T6(DR)' + r( B4(AC(15))' + B3(AC(15)) + B2(AC)'
    - + B1(E)') + p(B9(FGI) + B8(FGO))
  - o PC\_CLR: RT1
- DR
  - o DR\_LD: T4(D0 + D1 + D2 + D6)
  - o DR\_INCR: D6T5
- AC
  - o AC\_LD: T5(D0 + D1 + D2) + r(B9 + B7 +B6) + pB11
  - o AC\_INCR: rB5
  - o AC\_CLR: rB11

• AL\_OP

o AND: D0T5

o ADD: D1T5

o DR: D2T5

o INPR: pB11

o COM:rB9

o SHR: rB7

o SHL: rB6

• OUTR

o LD: pB10

IR

o LD: R'T1

- TR
- o LD: RT0
- E J-K Flip Flop was a little complicated compared to others. Therefore I wanted to write down all the lines which were mentioned in the table.

D1T5: E=C\_OUT

rB10: E=0

rB8: E=E'

rB7: E=AC(0)

rB6: E=AC(15)

- $\circ$  E\_J: rB8 + D1T5(C\_OUT) + rB7(AC(0)) + rB6(AC(15))
- E\_K: rB8 + rB10 + D1T5(C\_OUT)' + rB7(AC(0))' + rB6(AC(15))'

## Solution Block Diagram



### Summary of Results and Lessons Learned

The Control Unit succeeded in all test cases and the Computer is able to perform all planned instructions.

I have some questions. Firstly, how Reset input in Start Flip-Flop works. Secondly, why clock connected with an AND gate.

The well-prepared explanation of the computer and especially the Control Functions and MicroOperations table were very useful in designing.

I have learned to build a complex system that it is important to break the system into smaller components.